-- C:\JFB\XILINX\MWD\WORK\CHANNELCTRL\CHNCTRL -- VHDL Annotation Test Bench created by -- HDL Bencher 6.1i -- Mon Jun 12 18:11:31 2006 LIBRARY IEEE; USE IEEE.STD_LOGIC_1164.ALL; USE IEEE.STD_LOGIC_ARITH.ALL; USE IEEE.STD_LOGIC_UNSIGNED.ALL; USE IEEE.STD_LOGIC_TEXTIO.ALL; USE STD.TEXTIO.ALL; ENTITY chnctrl_tbw IS END chnctrl_tbw; ARCHITECTURE testbench_arch OF chnctrl_tbw IS -- If you get a compiler error on the following line, -- from the menu do Options->Configuration select VHDL 87 FILE RESULTS: TEXT OPEN WRITE_MODE IS "c:\jfb\xilinx\mwd\work\channelctrl\chnctrl\chnctrl_tbw.ano"; COMPONENT chnctrl PORT ( reset : In std_logic; clk : In std_logic; trigmode : In std_logic; decim_ratio : In std_logic_vector (1 DOWNTO 0); ptrig_data : In std_logic_vector (1 DOWNTO 0); acqen : In std_logic; trigger : In std_logic; rstdataready : In std_logic; full3 : In std_logic; rst1 : Out std_logic; wen1 : Out std_logic; ren1 : Out std_logic; rst2 : Out std_logic; wen2 : Out std_logic; ren2 : Out std_logic; rst3 : Out std_logic; wen3 : Out std_logic; latchtrig : Out std_logic; dflag : Out std_logic; dataready : Out std_logic ); END COMPONENT; SIGNAL reset : std_logic; SIGNAL clk : std_logic; SIGNAL trigmode : std_logic; SIGNAL decim_ratio : std_logic_vector (1 DOWNTO 0); SIGNAL ptrig_data : std_logic_vector (1 DOWNTO 0); SIGNAL acqen : std_logic; SIGNAL trigger : std_logic; SIGNAL rstdataready : std_logic; SIGNAL full3 : std_logic; SIGNAL rst1 : std_logic; SIGNAL wen1 : std_logic; SIGNAL ren1 : std_logic; SIGNAL rst2 : std_logic; SIGNAL wen2 : std_logic; SIGNAL ren2 : std_logic; SIGNAL rst3 : std_logic; SIGNAL wen3 : std_logic; SIGNAL latchtrig : std_logic; SIGNAL dflag : std_logic; SIGNAL dataready : std_logic; BEGIN UUT : chnctrl PORT MAP ( reset => reset, clk => clk, trigmode => trigmode, decim_ratio => decim_ratio, ptrig_data => ptrig_data, acqen => acqen, trigger => trigger, rstdataready => rstdataready, full3 => full3, rst1 => rst1, wen1 => wen1, ren1 => ren1, rst2 => rst2, wen2 => wen2, ren2 => ren2, rst3 => rst3, wen3 => wen3, latchtrig => latchtrig, dflag => dflag, dataready => dataready ); PROCESS -- clock process for clk, VARIABLE TX_TIME : INTEGER :=0; PROCEDURE ANNOTATE_rst1( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",rst1,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, rst1); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_wen1( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",wen1,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, wen1); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_ren1( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",ren1,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, ren1); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_rst2( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",rst2,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, rst2); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_wen2( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",wen2,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, wen2); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_ren2( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",ren2,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, ren2); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_rst3( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",rst3,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, rst3); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_wen3( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",wen3,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, wen3); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_latchtrig( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",latchtrig,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, latchtrig); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_dflag( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",dflag,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, dflag); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; PROCEDURE ANNOTATE_dataready( TX_TIME : INTEGER ) IS VARIABLE TX_STR : String(1 to 4096); VARIABLE TX_LOC : LINE; BEGIN STD.TEXTIO.write(TX_LOC,string'("Annotate[")); STD.TEXTIO.write(TX_LOC, TX_TIME); STD.TEXTIO.write(TX_LOC,string'(",dataready,")); IEEE.STD_LOGIC_TEXTIO.write(TX_LOC, dataready); STD.TEXTIO.write(TX_LOC, string'("]")); TX_STR(TX_LOC.all'range) := TX_LOC.all; STD.TEXTIO.writeline(results, TX_LOC); STD.TEXTIO.Deallocate(TX_LOC); END; BEGIN CLOCK_LOOP : LOOP clk <= transport '0'; WAIT FOR 6 ns; TX_TIME := TX_TIME + 6; clk <= transport '1'; WAIT FOR 6 ns; TX_TIME := TX_TIME + 6; ANNOTATE_rst1(TX_TIME); ANNOTATE_wen1(TX_TIME); ANNOTATE_ren1(TX_TIME); ANNOTATE_rst2(TX_TIME); ANNOTATE_wen2(TX_TIME); ANNOTATE_ren2(TX_TIME); ANNOTATE_rst3(TX_TIME); ANNOTATE_wen3(TX_TIME); ANNOTATE_latchtrig(TX_TIME); ANNOTATE_dflag(TX_TIME); ANNOTATE_dataready(TX_TIME); WAIT FOR 44 ns; TX_TIME := TX_TIME + 44; clk <= transport '0'; WAIT FOR 44 ns; TX_TIME := TX_TIME + 44; END LOOP CLOCK_LOOP; END PROCESS; PROCESS -- Process for clk VARIABLE TX_OUT : LINE; BEGIN -- -------------------- reset <= transport '1'; acqen <= transport '1'; trigmode <= transport '0'; decim_ratio <= transport std_logic_vector'("00"); --0 ptrig_data <= transport std_logic_vector'("00"); --0 trigger <= transport '0'; rstdataready <= transport '1'; full3 <= transport '1'; -- -------------------- WAIT FOR 600 ns; -- Time=600 ns reset <= transport '1'; -- -------------------- WAIT FOR 200 ns; -- Time=800 ns acqen <= transport '0'; -- -------------------- WAIT FOR 9800 ns; -- Time=10600 ns trigger <= transport '0'; -- -------------------- WAIT FOR 100 ns; -- Time=10700 ns trigger <= transport '0'; -- -------------------- WAIT FOR 2600 ns; -- Time=13300 ns rstdataready <= transport '1'; -- -------------------- WAIT FOR 3500 ns; -- Time=16800 ns trigger <= transport '0'; -- -------------------- WAIT FOR 39400 ns; -- Time=56200 ns trigger <= transport '1'; -- -------------------- WAIT FOR 300 ns; -- Time=56500 ns trigger <= transport '0'; -- -------------------- WAIT FOR 441012 ns; -- Time=497512 ns -- -------------------- STD.TEXTIO.write(TX_OUT, string'("Total[]")); STD.TEXTIO.writeline(results, TX_OUT); ASSERT (FALSE) REPORT "Success! Simulation for annotation completed" SEVERITY FAILURE; END PROCESS; END testbench_arch; CONFIGURATION chnctrl_cfg OF chnctrl_tbw IS FOR testbench_arch END FOR; END chnctrl_cfg;